

BCforward
Application Specific Integrated Circuit Design Engineer
β - Featured Role | Apply direct with Data Freelance Hub
This role is for an ASIC Power Engineer with 10+ years of experience, focusing on power analysis and optimization for AR/VR products. Contract length is 6 months, located in Sunnyvale, CA. Key skills include Python, scripting, and power estimation tools.
π - Country
United States
π± - Currency
$ USD
-
π° - Day rate
800
-
ποΈ - Date
March 7, 2026
π - Duration
More than 6 months
-
ποΈ - Location
On-site
-
π - Contract
Unknown
-
π - Security
Unknown
-
π - Location detailed
Sunnyvale, CA
-
π§ - Skills detailed
#ML (Machine Learning) #"ETL (Extract #Transform #Load)" #Computer Science #Visualization #Perl #IP (Internet Protocol) #Scripting #Matlab #Debugging #Python #Data Analysis
Role description
Looking for an experienced ASIC Power Engineer (10+ years) to support power analysis and optimization for cutting-edge AR/VR products. The role involves PPA optimization, RTL & netlist power analysis, ASIC flow debugging, and scripting for data analysis.
Job Title: ASIC Power Engineer
Duration: 6 Months
Location: Sunnyvale, CA
Duties:
β’ ASIC Power Engineer to perform power analysis and optimizations in ASIC for Metaβs AR/VR products. Areas of interests includes Machine Learning. Primary languages are Python, tcl and SystemVerilog.
Responsibilities
β’ Perform PPA optimization with Fusion compiler.
β’ Perform RTL and netlist level Power analysis
β’ Perform post-processing and scripting on report log files for format conversion, data analysis and information extraction
β’ Setup, run, debug and analyze reports of ASIC flows (Synthesis, PD, Power, Timing)
β’ Implement some blocks at RTL and UPF
β’ Ability to document and communicate clearly
Minimum Qualifications
β’ 10+ Years of experience as an ASIC Power engineer, or CAD Engineer/Physical Design engineer
β’ Experience with power estimation tools and synthesis, some physical design
β’ Knowledge of power trade-offs in design and back end implementation
β’ Hands-on experience in scripting, data analysis
β’ BS in Electrical Engineering/Computer Science or equivalent experience
Preferred Qualifications
β’ Synopsys (DC, ICC, PTPX/PrimePower, VCS, Verdi) and/or Cadence (Joules)
β’ Python, Perl (or similar) scripting and data-post-processing tools
β’ Excel (or Matlab) for model fitting, data visualization and analysis
β’ Experience in low power design, tools and methodologies including power intent UPF specifications
β’ Silicon Power Characterization
β’ Some power profiling experience at IP/SoC level
Looking for an experienced ASIC Power Engineer (10+ years) to support power analysis and optimization for cutting-edge AR/VR products. The role involves PPA optimization, RTL & netlist power analysis, ASIC flow debugging, and scripting for data analysis.
Job Title: ASIC Power Engineer
Duration: 6 Months
Location: Sunnyvale, CA
Duties:
β’ ASIC Power Engineer to perform power analysis and optimizations in ASIC for Metaβs AR/VR products. Areas of interests includes Machine Learning. Primary languages are Python, tcl and SystemVerilog.
Responsibilities
β’ Perform PPA optimization with Fusion compiler.
β’ Perform RTL and netlist level Power analysis
β’ Perform post-processing and scripting on report log files for format conversion, data analysis and information extraction
β’ Setup, run, debug and analyze reports of ASIC flows (Synthesis, PD, Power, Timing)
β’ Implement some blocks at RTL and UPF
β’ Ability to document and communicate clearly
Minimum Qualifications
β’ 10+ Years of experience as an ASIC Power engineer, or CAD Engineer/Physical Design engineer
β’ Experience with power estimation tools and synthesis, some physical design
β’ Knowledge of power trade-offs in design and back end implementation
β’ Hands-on experience in scripting, data analysis
β’ BS in Electrical Engineering/Computer Science or equivalent experience
Preferred Qualifications
β’ Synopsys (DC, ICC, PTPX/PrimePower, VCS, Verdi) and/or Cadence (Joules)
β’ Python, Perl (or similar) scripting and data-post-processing tools
β’ Excel (or Matlab) for model fitting, data visualization and analysis
β’ Experience in low power design, tools and methodologies including power intent UPF specifications
β’ Silicon Power Characterization
β’ Some power profiling experience at IP/SoC level






